Thu. Apr 23rd, 2026

๐—”๐—ฆ๐—œ๐—– ๐—ฃ๐—ต๐˜†๐˜€๐—ถ๐—ฐ๐—ฎ๐—น ๐——๐—ฒ๐˜€๐—ถ๐—ด๐—ป / ๐—ฆ๐—ง๐—” Intern At DesignNex In Noida

Job Opportunities


Location: Noida

Company: DesignNex

About the Role

DesignNex is looking for highly motivated interns to join the Physical Design (PD) team. This internship provides a hands-on learning experience in semiconductor backend design, allowing you to work on industry-grade ASIC design flows using leading EDA tools. Exceptional performers may receive full-time offers post-internship.

Key Responsibilities

  • Work on the RTL to GDSII flow, covering Floorplanning, Placement, CTS, Routing,
    STA, and Signoff.
  • Learn and apply CMOS fundamentals in layout design, power planning, and timing
    closure.
  • Utilise Linux environments for scripting and automation (Shell, Perl, or Python).
  • Work with industry-standard EDA tools for Physical Design and Timing Analysis.
  • Collaborate with senior engineers for debugging and optimising designs.
    Most Important Concepts Youโ€™ll Learn & Apply
  • Setup and Hold Concepts in STA โ€“ Understanding timing violations, clock skew, and
    margin optimization.
  • Physical Design Methodology โ€“ Exposure to industry best practices in floor planning,
    power planning, congestion handling, and signoff strategies.
  • Physical Design Inputs โ€“ Working with netlists, constraints, technology files, and
    design rules for backend implementation.
    Required Skills
  • CMOS Fundamentals โ€“ Strong grasp of MOSFETs, leakage, power, and timing
    concepts.
  • Linux Proficiency โ€“ Familiarity with command-line operations, scripting, and
    automation.
  • Physical Design Basics โ€“ Awareness of RTL to GDSII flow and VLSI concepts.
  • Scripting Knowledge โ€“ Tcl, Python, or Perl for design automation (a plus).
  • Problem-Solving Skills โ€“ Strong analytical mindset and eagerness to learn in a fast-paced environment

By uttu

Related Post

Leave a Reply

Your email address will not be published. Required fields are marked *